## Experiment 7 Report

## SOC with NIOS II in SystemVerilog

ECE 385 Fall 2020

Homero Vazquez

hvazqu6

Chuangyi Zhang

czhan30

#### 1. Introduction

The purpose of these experiments is to learn the basic capability of the NIOS II processor as the foundation of our System-on-Chip (SoC) projects. We learned the fundamentals of memory-mapped I/Os and implemented a simple SoC interfacing with peripherals such as the onboard switches and LEDs.

# a. Summarize the basic functionality of the NIOS-II processor running on the MAX10 FPGA.

The NIOS-II processor is an IP based 32-bit CPU which can be programmed using a high-level language. A typical use case scenario is to have the NIO-II be the system controller and handle tasks which do not need to be high performance such as user interface, data-input, and output. The basic functionality of the NIOS-II processor that we build was to accumulate the value from switch [7:0] and display the result in the LEDs [7:0] from 0-255 unsigned. We implemented PIOs for LEDs [7:0], switches [7:0], and Key[1:0].

When a user pressed Key[0], it would reset the LEDs to zero and clear the value that was stored in the LEDs. When a user pressed Key[1], which would accumulate, it would add the value from Switches [7:0] and display the result value on the LEDs.

#### 2. Written Description and Diagrams of NIOS-II System

A NIOS II based system on the Altera MAX10 device. The NIOS II is an IP based 32-bit CPU which can be programmed using a high-level language (in this class, we'll be using C). A typical use case scenario is to have the NIOS II be the system controller and handle tasks which do not need to be high performance (for example, user interface, data input and output) while an accelerator peripheral in the FPGA logic (designed using SystemVerilog) handles the high-performance operations.

# i. Describe in words the hardware component of the lab, in this lab, only the Platform Designer module is here.

| 回 <mark>啦 nios2_gen2_0</mark> | Nios II Processor           |                        |       |       |
|-------------------------------|-----------------------------|------------------------|-------|-------|
| clk                           | Clock Input                 | Double-click to export | clk_0 |       |
| reset                         | Reset Input                 | Double-click to export | [clk] |       |
| data_master                   | Avalon Memory Mapped Master | Double-click to export | [clk] |       |
| instruction_master            | Avalon Memory Mapped Master | Double-click to export | [clk] |       |
| irq                           | Interrupt Receiver          | Double-click to export | [dk]  | IRQ 0 |
| debug_reset_request           | Reset Output                | Double-click to export | [clk] |       |
| debug_mem_slave               | Avalon Memory Mapped Slave  | Double-click to export | [clk] |       |
| custom_instruction_m          | Custom Instruction Master   | Double-click to export | A.    |       |

Nio2\_gen2\_0 is our CPU, which will process our inputs/outputs from switches or LEDs.

| ☐ onchip_memory2_0 | On-Chip Memory (RAM or ROM) Intel |                        |         |               |
|--------------------|-----------------------------------|------------------------|---------|---------------|
| clk1               | Clock Input                       | Double-click to export | clk_0   |               |
| s1                 | Avalon Memory Mapped Slave        | Double-click to export | [clk 1] | ♠ 0x0000_0000 |
| reset1             | Reset Input                       | Double-click to export | [clk1]  |               |

Onchip\_memory2\_0 is our on-chip memory, but we didn't use it at all for this lab.

| ⊟ led               | PIO (Parallel I/O) Intel FPGA IP |                        |       |                      |
|---------------------|----------------------------------|------------------------|-------|----------------------|
| clk                 | Clock Input                      | Double-click to export | clk_0 |                      |
| reset               | Reset Input                      | Double-click to export | [dk]  | Market Control       |
| s1                  | Avalon Memory Mapped Slave       | Double-click to export | [dk]  | <b>∞</b> 0x0000_0090 |
| external_connection | Conduit                          | led_wire               |       |                      |

Led module will output the value of the accumulator

| <b>∃</b> sdram | SDRAM Controller Intel FPGA IP |                        |              |               |
|----------------|--------------------------------|------------------------|--------------|---------------|
| clk            | Clock Input                    | Double-click to export | sdram_pll_c0 |               |
| reset          | Reset Input                    | Double-click to export | [dk]         |               |
| s1             | Avalon Memory Mapped Slave     | Double-click to export | [dk]         | ₩ 0x0800_0000 |
| wire           | Conduit                        | sdram_wire             |              |               |

Sdram module is how we store and write our value from/to the Leds and switches.

| sdram_pll             | ALTPLL Intel FPGA IP       |                        | 100               |                     |  |
|-----------------------|----------------------------|------------------------|-------------------|---------------------|--|
| inclk_interface       | Clock Input                | Double-click to export | clk_0             |                     |  |
| inclk_interface_reset | Reset Input                | Double-click to export | [inclk_interface] |                     |  |
| pll_slave             | Avalon Memory Mapped Slave | Double-click to export | [inclk_interface] | <b> 0x0000_00a0</b> |  |
| c0                    | Clock Output               | Double-click to export | sdram_pll_c0      |                     |  |
| c1                    | Clock Output               | sdram_clk              | sdram_pll_c1      |                     |  |

Sdram module generates two clks and connect with the sdram\_clk

| ☐ sysid_qsys_0 | System ID Peripheral Intel FPGA IP |                        |       |               |
|----------------|------------------------------------|------------------------|-------|---------------|
| clk            | Clock Input                        | Double-click to export | clk_0 |               |
| reset          | Reset Input                        | Double-click to export | [clk] |               |
| control_slave  | Avalon Memory Mapped Slave         | Double-click to export | [clk] | @ 0x0000_00b8 |

Sysid\_qsys\_0 module just makes sure that hardware and software is compatible.

| ∃ sw                | PIO (Parallel I/O) Intel FPGA IP |                        |       |                    |
|---------------------|----------------------------------|------------------------|-------|--------------------|
| clk                 | Clock Input                      | Double-click to export | clk_0 |                    |
| reset               | Reset Input                      | Double-click to export | [dk]  |                    |
| s1                  | Avalon Memory Mapped Slave       | Double-click to export | [dk]  | © 0x0000_0080      |
| external_connection | Conduit                          | sw_wire                |       | 5/9/3/5/11/3/1/4/1 |

Sw module will take user inputs and wait for the signal to accumulate.

| ⊟ key_1             | PIO (Parallel I/O) Intel FPGA IP |                        |       |                                         |
|---------------------|----------------------------------|------------------------|-------|-----------------------------------------|
| clk                 | Clock Input                      | Double-click to export | clk_0 |                                         |
| reset               | Reset Input                      | Double-click to export | [clk] | 180000000000000000000000000000000000000 |
| s1                  | Avalon Memory Mapped Slave       | Double-click to export | [dk]  | <b>∞</b> 0x0000_0070                    |
| external_connection | Conduit                          | key1_wire              |       |                                         |

## Key\_1 takes the user inputs signal to accumulate the values of LEDs and switches

| ⊟ key_0             | PIO (Parallel I/O) Intel FPGA IP |                        |       |                                          |
|---------------------|----------------------------------|------------------------|-------|------------------------------------------|
| clk                 | Clock Input                      | Double-click to export | clk_0 |                                          |
| reset               | Reset Input                      | Double-click to export | [clk] |                                          |
| s1                  | Avalon Memory Mapped Slave       | Double-click to export | [clk] | ش 0x0000_0060                            |
| external_connection | Conduit                          | key0_wire              |       | 69 A A A A B B B B B B B B B B B B B B B |

Key\_0 takes the user input signal to reset the value of the LEDs

## 3. Top Level Block Diagram

















| lab7_soc_nios2_gen2_0:nios2_gen2_0           |                                |          |                                     |                                 |  |
|----------------------------------------------|--------------------------------|----------|-------------------------------------|---------------------------------|--|
|                                              |                                |          |                                     |                                 |  |
| clk                                          | clk                            | clk      |                                     |                                 |  |
| d_readdata[310]                              | d_readdata[310]                |          | d_address[270]                      | d_address[270]                  |  |
| d_waitrequest                                | d_waitrequest                  |          | d byteenable[30]                    | d_byteenable[30]                |  |
| debug_mem_slave_address[80]                  | debug_mem_slave_address[80]    |          | d_read                              | d_read                          |  |
| debug_mem_slave_byteenable[3 <mark>0]</mark> | debug mem slave byteenable[30] | <u> </u> | d writedata[310]                    | d_writedata[310]                |  |
| debug_mem_slave_debugaccess                  | debug_mem_slave_debugaccess    |          | d_write                             | d_write                         |  |
| debug_mem_slave_read                         | debug_mem_slave_read           |          | debug_mem_slave_debugaccess_to_roms | debug_mem_slave_debugaccess_to_ |  |
| debug_mem_slave_writedata[310]               | debug_mem_slave_writedata[310] |          | debug_mem_slave_readdata[310]       | debug_mem_slave_readdata[310]   |  |
| debug_mem_slave_write                        | debug_mem_slave_write          |          | debug_mem_slave_waitrequest         | debug_mem_slave_waitrequest     |  |
| i_readdata[31 <mark>0]</mark>                | i_readdata[310]                |          | debug_reset_request                 | debug_reset_request             |  |
| i_waitrequest                                | i_waitrequest                  |          | dummy_ci_port                       |                                 |  |
| irq[31 <mark>0</mark> ]                      | irq[310]                       |          | i_address[270]                      | i_address[270]                  |  |
| reset_n                                      | reset_n                        |          | i_read                              | i_read                          |  |
| reset_req                                    | reset_req                      |          |                                     |                                 |  |
|                                              |                                |          |                                     |                                 |  |
|                                              | <u> </u>                       |          | ·                                   |                                 |  |

#### i. For this lab, this may be trivial, since there is only the Platform Designer module.

#### 4. Written Description of all .sv Modules

- i. For this lab, this may be trivial, since there is only the Platform Designer module.
- ii. A guide on how to do this was shown in the Lab 5 report outline. Do not forget to describe the Qsys generated file lab7soc.v!

#### Module: lab7.sv

Inputs: CLOCK\_50, [1:0] KEY, [15:0] DRAM\_DQ

Outputs:[7:0] LED, [12:0] DRAM\_ADDR, [1:0] DRAM\_BA, DRAM\_CAS\_N, DRAM\_CKE, DRAM\_CS\_N, [1:0] DRAM\_DQM, DRAM\_RAS\_N, DRAM\_WE\_N, DRAM\_CLK

Descriptions: This file is the top level file for the entire lab and it just connects the SOC file to some external outputs and inputs

Purpose: The purpose of this module is to connect the SOC files to external inputs and outputs.

#### Module: lab7\_soc.sv

Inputs: clk\_clk, key)\_wire\_export, key1\_wire\_export, reset\_reset\_n, [7:0] sw\_wire\_export

Outputs: [7:0] led\_wire\_export, sdram\_clk\_clk, [12:0] sdram\_wire\_addr, [1:0] sdram\_wire\_ba, sdram\_wire\_cke, sdram\_wire\_cas\_n, sdram\_wire\_cs\_n, [1:0] sdram\_wire\_dqm, sdram\_wire\_we\_n, sdram\_wire\_ras\_n

I/0: [15:0] sdram\_wire\_dq

Descriptions: This module connects every submodule of the SoC part of the lab and connects different blocks like the NIOS II, the PIOs the SDRAM and SDRAM Controller and other files form the platform designer.

Purpose: The purpose of this file is to connect all the blocks from platform designers that were made into hardware HDL files.

5. System Level Block Diagram (this is new for labs 7-9)

The Platform Designer view of the SoC module should be found here, describe the functionality of each block (including those which are part of the SoC, such as the memories).



Nio2\_gen2\_0 module is the NIOS-II Processor. It has clk, reset, data\_master, instruction\_master, and instruction\_master, irq, bebug\_reset, debug\_slave, and custom\_instruction\_master. With those all I/O ports which allows the processor to interrupt, interface, and execute the instructions.

Nio2\_gen2\_0 is our SoC for this lab, and it has the base address at 0x00001000, which allows us to process all the signals, instructions, and PIOs interfacing

| □ led               | PIO (Parallel I/O) Intel FPGA IP |                        |       |                                         |
|---------------------|----------------------------------|------------------------|-------|-----------------------------------------|
| clk                 | Clock Input                      | Double-click to export | clk_0 |                                         |
| reset               | Reset Input                      | Double-click to export | [clk] | 10.000000000000000000000000000000000000 |
| s1                  | Avalon Memory Mapped Slave       | Double-click to export | [dk]  | <b>∞</b> 0x0000_0090                    |
| external_connection | Conduit                          | led_wire               |       | 300000000000000000000000000000000000000 |

Led module is the PIOs for LED, it has clk, reset, s1, and external\_connection. It allows the led\_wire to access the data from the avalon bus at each clock rising edge. It has the base address at 0x0000090

| ☐ onchip_memory2_0 | On-Chip Memory (RAM or ROM) Intel |                        | Date of the |               |
|--------------------|-----------------------------------|------------------------|-------------|---------------|
| clk1               | Clock Input                       | Double-click to export | clk_0       |               |
| s1                 | Avalon Memory Mapped Slave        | Double-click to export | [dk1]       | ♠ 0x0000_0000 |
| reset1             | Reset Input                       | Double-click to export | [clk1]      |               |

Onchip\_memory2 is the memory module that we allocate our on-chip memory. It has the clock input, avalon memory slave, and reset\_input. It allows data to be read or written into the on-chip memory.

Onchip\_memory2\_0 is our on-chip memory module and which allows us to access the data. This on-chip memory has 16-bit data\_width, 13 rows, 14 columns, and 1 chip selects, and 4 banks, which it has 32M\*16 and has a total amount of 512 MBits.

| <b>□ sdram</b> | SDRAM Controller Intel FPGA IP |                        |              |                      |
|----------------|--------------------------------|------------------------|--------------|----------------------|
| clk            | Clock Input                    | Double-click to export | sdram_pll_c0 |                      |
| reset          | Reset Input                    | Double-click to export | [dk]         |                      |
| s1             | Avalon Memory Mapped Slave     | Double-click to export | [dk]         | <b>∞</b> 0x0800_0000 |
| wire           | Conduit                        | sdram_wire             |              |                      |

Sdram is the module that we are interfacing with LEDs and switches. Sdram has clk, reset, and avalon memory, and it has the external wire connected with sdram\_clk that it generates by the sdram\_pll to control how the data to be read and written into the sdram. It has the base address at 0x08000000

| sdram_pll            | ALTPLL Intel FPGA IP       |                        |                   |  |
|----------------------|----------------------------|------------------------|-------------------|--|
| inclk_interface      | Clock Input                | Double-click to export | clk_0             |  |
| indk_interface_reset | Reset Input                | Double-click to export | [inclk_interface] |  |
| pll_slave            | Avalon Memory Mapped Slave | Double-click to export | [inclk_interface] |  |
| c0                   | Clock Output               | Double-click to export | sdram_pll_c0      |  |
| c1                   | Clock Output               | sdram_clk              | sdram_pll_c1      |  |

Sdram\_pll is the module that has one clk input and two clk outputs. It generates the clock that can connect to the sdram. This module allows us to add some clock delay for sdram in order to get the right result for read and write. It has the base address at 0x00000a0



Sysid\_qsys\_0 is the system ID checker, which can prevent any incompatibility between hardware and software. It has the base address at 0x00000b8



Sw is the PIO module for SW[7:0], and it has clk, reset, and s1, and external\_connection(sw\_wire), which NIOS\_II can take the input value of the switch[7:0] at every rising edge. It has the base address at 0x0000080



key\_1 is the PIO module for Key[1], and it has clk, reset, and s1, and external\_connection(sw\_wire), which NIOS\_II can take the input value of the Key[1] at every rising edge. It has the base address at 0x0000070



key\_0 is the PIO module for Key[0], and it has clk, reset, and s1, and external\_connection(sw\_wire), which NIOS\_II can take the input value of the Key[0] at every rising edge. It has the base address at 0x0000060

6. Describe in words the software component of the lab. One of the INQ questions asks about the blinker code, but you must also describe your accumulator.

Blinker code

```
1⊕ // Main.c - makes LEDGO on DE2-115 board blink if NIOS II is set up correctly.
5⊖ int main()
 6 {
       volatile unsigned int *LED PIO = (unsigned int*)0x90; //make a pointer to access the PIO block
8
9
10
      *LED_PIO = 0; //clear all LEDs
11
       volatile unsigned int sum = 0;
12
      int pause = 0;
13
14
      while ( (1+1) != 3) //infinite loop
15
           for (i = 0; i < 100000; i++); //software delay</pre>
16
17
           *LED PIO |= 0x1; //set LSB
18
           for (i = 0; i < 100000; i++); //software delay
19
           *LED PIO &= ~0x1; //clear LSB
20
21
       return 1; //never gets here
22 }
```

Accumulator code

```
1^{\oplus} // Main.c - makes LEDGO on DE2-115 board blink if NIOS II is set up correctly.
50 int main()
6 {
       int i = 0:
       volatile unsigned int *LED_PIO = (unsigned int*)0x90; //make a pointer to access the LED PIO block
       volatile unsigned int *SW_PIO = (unsigned int*)0x80; //make a pointer to access the SW PIO block
      volatile unsigned int *Reset_PIO = (unsigned int*)0x60; //make a pointer to access the RESET PIO block
      volatile unsigned int *Accumlate PIO = (unsigned int*)0x70; //make a pointer to access the Accumlate PIO block
12
13
      *LED PIO = 0; //clear all LEDs
14
15
       volatile unsigned int sum = 0; // declare sum variable to hold sum value
      int pause = 0; // make a pause
16
17
18
      while ( (1+1) != 3) //infinite loop
19
          if(*Reset_PIO == 0x0 ) // if reset is pressed
                                  // LEDs will be cleared
23
24
25
26
          if(*Accumlate PIO == 0x1 && pause == 0) { //if the Accumlate is Pressed and Pause is off
27
              sum += *SW PIO;
                                                     //sum will adds the value of the switches
28
              pause =1;
                                                   // Pause will be on
29
30
31
          if(*Accumlate_PIO == 0x0)
                                                 // If the accumlate is not prssed
32
             pause = 0;
                                                 // Pause will be off
          *LED PIO = sum;
                                                 // LEDs display the sum
       return 1; //never gets here
37 }
```

All the description of the code annotated in the screenshot.

#### a. Answers to all INQ Questions

#### 1. What are the differences between the Nios II/e and Nios II/f CPUs?

## Nios II/f[edit]

The Nios II/f core is designed for maximum performance at the expense of core size. Features of Nios II/f include:

- Separate instruction and data caches (512 B to 64 kB)
- Optional MMU or MPU
- Access to up to 2 GB of external address space
- Optional tightly coupled memory for instructions and data
- Six-stage pipeline to achieve maximum DMIPS/MHz
- Single-cycle hardware multiply and barrel shifter
- Optional hardware divide option
- Dynamic branch prediction
- Up to 256 custom instructions and unlimited hardware accelerators
- JTAG debug module
- Optional JTAG debug module enhancements, including hardware breakpoints, data triggers, and real-time trace

## Nios II/e[edit]

The Nios II/e core is designed for smallest possible logic utilization of FPGAs. This is especially efficient for low-cost Cyclone II FPGA applications. Features of Nios II/e include:

- Up to 2 GB of external address space
- JTAG debug module
- Complete systems in fewer than 700 LEs
- Optional debug enhancements
- Up to 256 custom instructions
- Free, no license required

#### 2. What advantage might on-chip memory have for program execution?

The advantage of on-chip memory is highest throughput and lowest latency memory, usually taking around 1 cycle. We also don't need additional board space and it can directly implement the FPGA.

3. Note the bus connections coming from the NIOS II; is it a Von Neumann, "pure Harvard", or "modified Harvard" machine and why?

NIOS-II is a harvard machine, because there are separate data and instruction busses. It is not a Von Neumann architecture, because it doesn't combine all the busses into one.

4. Note that while the on-chip memory needs access to both the data and program bus, the led peripheral only needs access to the data bus. Why might this be the case?

The LEDs only display the value of the data and it is not any of the system verilog file or modules, therefore we don't need to access the data or program bus.

5. Why does SDRAM require constant refreshing?

DRAM memory is held by using a transistor and a capacitor. And capacitor leaks charge over time, so we need to be refreshed in order to not lose the data.

- 6. For the SDRAM table on the bottom of page 8, how did we come up with the numbers?  $(2^{**}13)(2^{**}10)^*1^*4^*16 = 512$ Mbits
- 7. What is the maximum theoretical transfer rate to the SDRAM according to the timings given?

The maximum theoretical transfer rate to the SDRAM is 39.4ns, because the active to read, or active to write delay is 20ns, access time is 5.4ns, write recovery time is 14ns.

8. Make another output by clicking clk c1, and verify it has the same settings, except that the phase shift should be -1ns. This puts the clock going out to the SDRAM chip (clk c1) 1ns behind of the controller clock (clk c0). Why do we need to do this? Hint, check Altera Embedded Peripheral IP datasheet under SDRAM controller.

According to the Altera Embedded Peripheral IP datasheet, the data-in hold time is 1ns. That means data-in has to be right when it is read. Therefore clk c1 is 1ns behind of the controller clk, so data-in can fall within the valid window.

9. What address does the NIOS II start execution from? Why do we do this step after assigning the addresses? (Page 14)

NIOS II starts executing from 0x00000020 because the memory occupies the addresses from 0x00000000 to 0x0000000f.

Also the exception vector causes the processor to skip the normal operation and jusp to a prefixed location. For the NIOS II we preassigned the exception vector to 0x00000020 that's why it starts a that point

- 10. You must be able to explain what each line of this (very short) program does to your TA.

  Specifically, you must be able to explain what the volatile keyword does (line 8), and how the set and clear functions work by working out an example on paper (lines 13 and 16). (Page 20)

  The volatile keyboard means that a variable can change at any time without any action taken from the code. Which is useful for hardware since we change variables without using code.
- 11. Look at the various segments (.bss, .heap, .rodata, .rwdata, .stack, .text), what does each section mean? Give an example of C code which places data into each segment. (Page 21)

| .bss  | Uninitialized global/static variables   | Static int x;<br>Static int x =0; |
|-------|-----------------------------------------|-----------------------------------|
| .heap | Heap memory which is managed by malloc, | malloc();                         |

|         | calloc, realloc and free                                               |                                        |
|---------|------------------------------------------------------------------------|----------------------------------------|
| .rodata | Read only data, is when we define a value                              | #define $x = 5$ ;                      |
| .rwdta  | Read- write data, they can be modified so like regular data variables  | int $x = 0$ ;<br>x = 10;               |
| .stack  | A LIFO structure, variables that go into the stack                     | function (x, y, z)                     |
| .text   | Part of the code that contain the object file, program file and others | int main( printf("I love ECE 385!"); ) |

- Post-lab Question
- Document the Design Resources and Statistics in a table provided in the lab.

| LUT           | 2796      |  |
|---------------|-----------|--|
| DSP           | 0         |  |
| Memory(BRAM)  | 10368     |  |
| Flip_flop     | 1823      |  |
| Frequency     | 84.23 mHz |  |
| Static Power  | 96.44mW   |  |
| Dynamic Power | 48.20mW   |  |
| Total Power   | 162.02mW  |  |

### 7. Conclusion

• Overall our design performed as expected. We were able to accomplish the specified tasks for the demo. It was really interesting to be able to learn about NIOS II and how we can write

some software programs into the processor on the fpga to accomplish different tasks. Something that we had trouble with was with some of the errors that we would get from eclipse and that was where we had the most trouble with but at the end we were able to fix it and it worked out.

• I think that having a list of possible errors from the platform designer, eclipse and how to correctly compile would help a lot because we spent a lot of time figuring out why our code wouldn't be able to create the run configurations or why would we get random errors that have nothing to do with our programming or the hardware that we build.